Using CSP to Model and Analyze TinyOS Applications

Allan I. McInnes
Electrical and Computer Engineering
University of Canterbury
Christchurch, New Zealand
e-mail: allan.mcinnes@canterbury.ac.nz

Abstract—The TinyOS concurrency model, although easier to reason about than shared-state threads, may still produce undesirable behavior as a result of unexpected interleaving of concurrent activities. This is problematic, since TinyOS applications are typically intended to run unattended for long periods of time, and must be reliable. In this paper, we describe a technique for modeling the interactions between TinyOS application components, and between an application and the TinyOS scheduling and preemption mechanisms, using the process algebra CSP. Analysis of the resulting process models can help TinyOS application developers to discover and diagnose concurrency-related errors in their designs that might otherwise go undetected until deployment of the application.

Keywords—TinyOS; Concurrency; Process algebra.

I. INTRODUCTION

TinyOS [1] is a popular operating system for embedded sensor networks. TinyOS and the applications that run on it are written in nesC [2], a dialect of C that adds support for a component-based programming model. TinyOS applications are constructed as a graph of components that interact both with each other, and with the underlying TinyOS scheduler and platform hardware. Ensuring that all of these interactions occur correctly is an important aspect of developing a reliable TinyOS application.

Gaining an understanding of how TinyOS application components interact with each other is complicated by the inclusion of concurrency within the TinyOS model of computation [3]. Concurrency is introduced into TinyOS by interrupts, which can cause one component to preempt the execution of another, and by tasks, which are a way for components to defer the execution of operations that are not time-critical. Care has been taken in the design of TinyOS and nesC to reduce the likelihood of concurrency-related errors, for example by including race-condition checks in the nesC compiler, and using a run-to-completion execution model for tasks. Nevertheless, interrupts and tasks both introduce the possibility of unanticipated interleavings of different activities, which may cause undesirable application behavior. For example, consider the following snippet of nesC, which is intended to repeatedly execute an activity by using a task to start the activity again each time completion of the previous execution of the activity is signaled:

```
command void RepeatedActivity.stop()
{ call Activity.stop(); }

event void Activity.done()
{ post next(); }

task void next()
{ call Activity.start(); }
```

The cycle of repeated executions will usually stop when `RepeatedActivity.stop()` is called, because stopping the activity will prevent the `Activity.done()` event that triggers a new execution from being signaled. However, should `RepeatedActivity.stop()` be called after the `next()` task has been posted to the scheduler, but before it has been executed, the execution cycle will not stop: later execution of `next()` will restart the cycle even though the `RepeatedActivity.stop()` command has been executed. This erroneous behavior results from an unanticipated interleaving of the concurrent stop and restart activities.

In this paper, we show how TinyOS application developers can shed light on potential concurrency-related problems in their application designs by using the process algebra CSP (Communicating Sequential Processes) [4]:

- We define a mapping from nesC programs to CSP process models (section III-B). This mapping formalizes the component interactions within a nesC program. As part of the mapping, we define several processes that ease the translation from nesC to CSP, by providing a nesC-like syntactic sugar over the underlying process model (section III-C).

- We develop a CSP model of TinyOS task-scheduling and preemption (section III-D). This model clarifies the execution semantics of TinyOS, and allows interactions between TinyOS applications and the TinyOS concurrency mechanisms to be analyzed.

- We demonstrate how our nesC to CSP mapping and model of the TinyOS concurrency mechanisms can be used together to model and analyze TinyOS applications using off-the-shelf tools (section IV).

The CSP approach described in this paper offers several features not found in previous approaches to analyzing TinyOS applications, which we discuss in section V.
II. TINYOS AND NESC

TinyOS is an embedded operating system developed to meet the needs of programming resource-constrained embedded networks [1]. It consists of a large collection of components that implement services useful in networked embedded systems, such as communications, timing, and lightweight task scheduling. TinyOS is not a hard real-time operating system, but provides a component-based, event-driven programming model within a very small footprint.

The nesc language was created to support TinyOS [2]. Reflecting TinyOS' component-based philosophy, nesc programs are structured as compositions of interacting components. These components come in two flavors: modules, which implement specific functionality, and configurations, which define connections between components. Each nesc component has one or more interfaces, which consist of commands and events. Commands are used to request that a component perform some service, while events are a mechanism for signaling to a component that an activity it requested has been completed, or that an external phenomenon such as an interrupt has occurred. A component that provides an interface must implement functions for each command in the interface, and may signal any of the events, while a component that uses an interfaces must implement functions to handle each event in the interface, and may call any of the commands. Configuration components connect ('wire') interface providers to interface users.

Again reflecting the needs of TinyOS, the behavior of nesc programs is largely event-driven. Hardware interrupts can trigger events, the effects of which propagate up the component graph as a cascade of further events. Event-handling functions may also make command calls back down the component graph as part of the overall system response to the initiating event. In situations where the response to an event is not time-critical, the overall responsiveness of the application may be improved by deferring execution of the response until the processor is idle. Deferred execution is achieved by posting a task that implements the activities to be deferred.

TinyOS includes a simple task scheduler that maintains a FIFO queue of pending tasks, which are executed whenever the processor is not occupied responding to an interrupt. The scheduler is non-preemptive, and executes each task in a run-to-completion manner. Operations executed by the scheduler are referred to as synchronous. This style of execution makes tasks atomic with respect to each other, and thereby prevents data races between tasks. However, task execution can be preempted by interrupt-triggered asynchronous events, so nesc also includes the capability to define atomic code blocks which are protected from preemption.

The concurrency introduced by tasks and interrupts increases the difficulty of making TinyOS applications reliable, because developers must anticipate all of the possible interleavings of concurrent activities. The reliability of TinyOS applications can be improved prior to deployment by subjecting the application to simulation via TOSSIM [3], unit testing [5], and perhaps lab testing. But uncovering concurrency-related errors via testing and simulation is a difficult task, due to the timing sensitivity of many concurrency errors. Furthermore, even if an error is found during testing, pinning down the actual source of the problem can be a time-consuming process. It's therefore worthwhile to consider other options for analyzing the concurrent behavior of TinyOS applications.

III. CSP MODELS OF TINYOS APPLICATIONS

Model-checking is a technique for discovering errors in a design by systematically exploring the state-space of an abstract model of the design [6]. In order to apply model-checking techniques to TinyOS applications, it's necessary to abstract the application design into a formal model that is amenable to model-checking. We have opted to use the process algebra CSP as our modeling formalism, since its characteristics are well-matched to those of nesc and TinyOS:

- TinyOS applications are concurrent; CSP is designed to model concurrent systems.
- TinyOS applications are event-driven; CSP is an event-based formalism.
- TinyOS applications are hierarchical compositions of components; CSP process models are hierarchical compositions of processes.
- TinyOS applications are composed by wiring together interfaces; CSP processes are composed by wiring together channels.

We build on the intuitive correspondence between nesc programs and CSP processes to develop a systematic mapping from nesc to CSP, and add models of the TinyOS task-scheduler and preemption rules to construct CSP processes that model TinyOS applications.

A. Introducing CSP

CSP [4] is a mathematical theory of concurrency and interaction, in which concurrent systems are modeled as collections of event-transition systems (processes) that interact by synchronizing on shared events. CSP events are abstract symbolic representations of interactions. For example, a model of an online purchase might include events that represent ordering an item, confirming the order, providing payment, and shipping the ordered item. Interfaces between processes can be defined using channels which carry values of some specified type; each occurrence of a value being passed through a channel corresponds to a single event.
Simple sequential processes are defined by using the prefix operator \( \rightarrow \) to specify sequences of events, e.g.

\[
OnlinePurchase =
\begin{align*}
order?item & \rightarrow confirm!item \\
request\_payment?cost(item) & \rightarrow receive\_payment?p & \rightarrow ship!item & \rightarrow SKIP
\end{align*}
\]

where ? and ! indicate channel input and output respectively, and SKIP is a primitive process representing successful termination. Observant readers will have noted that the online purchase process has the unfortunate habit of shipping an item regardless of the amount of payment received. Fortunately, the CSP process notation also provides a variety of other operators for defining behaviors, such as:

- **Conditionals** (\( p = cost(item) \) then . . . else . . .)
- **Alternatives** (DisplayCart \( \sqcup \) DisplayCatalog)
- **Non-deterministic outcomes** (Transaction \( \sqcap \) Error)
- **Process sequence** (Server(x) = Login; Hello; . . .)
- **Parallelism** (Servers = Server(1) \( \| \) Server(2))
- **Interfaces** (Customer \( \| \) OrderEvents \( \| \) Servers)

CSP includes a rich theory of process refinement and equivalence based on analyzing the sequences of events that processes can be observed to perform. The FDR2 model-checker [7] is an industrial-strength analysis tool that can be used to automatically check CSP models for properties such as deadlock or livelock, and to evaluate process models for conformance to specifications.

### B. Mapping nesC to CSP

Since we’re interested in finding errors in component interactions within a TinyOS application, our mapping from nesC to CSP focuses on modeling the execution of nesC commands and events. We model nesC components as CSP processes that interact through CSP events which represent nesC commands, events, and task control functions.

1) **CSP Event Structure**: The CSP events that represent nesC commands and events are compound symbols which encode information about the command or event, the interface and component with which it is associated, and the execution context (synchronous or asynchronous). For example, initiation of the `read()` command from the Read interface by a component SensorC during synchronous execution is represented by the event `exec.begin.SensorC.Read_read.sync`.

Although it’s tempting to map a nesC command or event directly to a single CSP event, such a mapping would not allow us to accurately represent the behavior of command/event execution. Commands and events in nesC are both compiled down to C functions [8]. Thus a command that calls another command will not complete its execution until the second command finishes executing, and control returns to the first command. To reproduce the behavior of function calls in our CSP model, we represent command/event execution as a pair of events that indicate the beginning and end of an execution.

In general then, nesC commands and events are represented by the CSP events associated with the `exec` channel:

\[
\text{channel } exec : \text{Exec.NesC\_Function.SyncType}
\]

where the types

\[
\text{datatype } \text{Exec} = \text{begin} \mid \text{complete}
\]
\[
\text{datatype } \text{SyncType} = \text{sync} \mid \text{async} \mid \text{hw\_async}
\]

contain symbols that encode the execution step and context. The use of SyncType will become clear when we introduce modeling of interrupt preemption in section III-D.

The `NesC\_Function` type that appears in the definition of `exec` is a set that depends on the TinyOS application being modeled. It contains compound symbols that encode the component and interface of each function (command or event). We encode interfaces as types that combine the interface name with the name of each function in the interface using the format `<interface-name>_<function-name>`, as in the example in Fig. 1. The full interface of a component is a type that is a union of the individual interfaces the component provides and uses, prepended with the component name to model the component-local namespaces used in nesC [8]. In the case of interfaces that are renamed within the component, we incorporate the new name into the prepended component name (see Fig. 1). Finally, the `NesC\_Function` type is the union of all component interfaces. For example, for an application containing the components `MainC`, `SenseC`, `TimerC`, and `SensorC`, the corresponding `NesC\_Function` is:

\[
\text{name type } \text{NesC\_Function} = \bigcup \{ \text{MainC\_IF, SenseC\_IF, TimerC\_IF, SensorC\_IF} \}
\]

We model task-related operations using a style similar to that used to model commands and events. Posting of tasks to the scheduler is modeled by events associated with the `task\_post` channel, while the initiation and completion of task execution are modeled as `task\_exec` events:

\[
\text{channel } \text{task\_post} : \text{Task}
\]
\[
\text{channel } \text{task\_exec} : \text{Exec.Task}
\]

where `Task` is a datatype specific to the application being modeled. The Task datatype consists of symbols that represent each task in the application, defined using the form `<component-name>_<task>_task_name`. For example, the task symbol for a module SensorC with task `senseResult()` would be `SensorC_task_senseResult`.

2) **Modules**: We model modules as processes that provide a selection of behaviors corresponding to the functions implemented by the module. By default, functions in TinyOS are assumed to be synchronous, which means that they cannot be called during handling of an asynchronous event like...
interface Read<val_t> {  
    command error_t read();
    event void readDone(...);
}

module SenseC {  
    provides interface SplitControl;
    uses interface Read<uint16_t>;
    uses interface Timer<TMilli> as MTimer;
} ...

datatype ReadIF = Read_read | Read_readDone
datatype SenseC_IF =  
    SenseC.⋃(ReadIF, SplitControlIF) 
    | SenseC_MTimer.TimerIF

Figure 1. Datatypes for interfaces

an interrupt. In contrast, functions labeled with the async keyword can be called from an asynchronous context [9]. To maintain this distinction in our CSP model, we split the module process into synchronous and asynchronous parts. The synchronous part is defined as an external choice (□) over commands, events, and tasks, since we assume that only one of these can be executing at a time. The asynchronous part is defined as a parallel composition of processes that represent individual command or event-handling functions. The module model itself is then a parallel composition of the synchronous and asynchronous parts.

The general form of module process models is:

\[
Module_{<component-name>} = \\
\text{let} \\
\text{SyncFunctions} = \\
\quad <\text{command-1-behavior}>; \text{SyncFunctions} \\
\quad \square \ldots \\
\quad \square <\text{event-N-behavior}>; \text{SyncFunctions} \\
\quad \square <\text{task-N-behavior}>; \text{SyncFunctions} \\
\text{AsyncFunctions} = \\
\text{let} \\
\quad \text{AsyncF1} = \\
\quad \quad <\text{async-cmd-1-behavior}>; \text{AsyncF1} \\
\quad \ldots \\
\quad \text{AsyncFN} = \\
\quad \quad <\text{async-event-N-behavior}>; \text{AsyncFN} \\
\text{within} \\
\quad \text{AsyncF1} \parallel \ldots \parallel \text{AsyncFN} \\
\text{within} \\
\quad (\text{SyncFunctions} \parallel \text{AsyncFunctions})
\]

As the examples in section IV show, for simple module behaviors, the state of a component can be maintained by arranging the synchronous part of the module process model as a state transition system. The same technique can be used to constrain the states in which certain functions are available, which makes it possible to specify the acceptable sequences of function calls as part of the module behavior. The resulting state transition system resembles an interface automaton [10], and, like an interface automaton, can be used to check component interface compatibility. In situations where a state transition system is insufficient to model the module state, local processes representing variables can be added to the module process model.

Within a module process, we model the behavior of an individual function \( f \) as the process

\[
\text{FnDef}(f, \text{Body}) = \text{exec.begin.f.sync} \rightarrow \text{Body} ; \\
\text{exec.complete.f.sync} \rightarrow \text{SKIP}
\]

where \( \text{Body} \) is a process defining the actions performed by the command or event. Note that \( \text{FnDef} \) provides a model for synchronous functions only, since its events are postfixed with the symbol \( \text{sync} \). Since asynchronous functions can be called from both synchronous and asynchronous contexts, we require a slightly more complex model to properly capture their behavior. The process

\[
\text{AsyncFnDef}(f, \text{Body}) = \\
\text{exec.begin.f.s} \rightarrow \text{Body} ; \\
\text{exec.complete.f.s} \rightarrow \text{SKIP}
\]

is similar to \( \text{FnDef} \), but keeps track of the \( \text{SyncType} \) of the initiating event.

In general, the actions performed in the \( \text{Body} \) of a function will be one or more calls to other functions. We use CSP sequential composition (\( ; \)), conditionals (if \( \ldots \) then), and recursion to capture control-flow, and model function calls with the process

\[
\text{FnExec}(f, s) = \text{exec.begin.f.s} \rightarrow \\
\text{exec.complete.f.s} \rightarrow \text{SKIP}
\]

where \( s \) is the \( \text{SyncType} \) of the function call, and indicates the context of the call. Synchronizing \( \text{FnExec} \) with a corresponding \( \text{FnDef} \) process has the effect of triggering execution of the function \( f \), and blocking the \( \text{FnExec} \) process until the body of the \( \text{FnDef} \) has completed. Blocking \( \text{FnExec} \) in this way provides the desired behavior for nested command and event executions.

The behavior of tasks is modeled in a fashion similar to that used to model commands and events, as a task body surrounded by beginning and completion events:

\[
\text{task}(t, \text{Body}) = \text{taskExec.begin.t} \rightarrow \text{Body} ; \\
\text{taskExec.complete.t} \rightarrow \text{SKIP}
\]

Unlike commands or events, task execution is triggered by the scheduler (section III-D). Tasks are added to the scheduler by posting them, an action modeled by the process:

\[
\text{post}(t) = \text{taskPost.t} \rightarrow \text{SKIP}
\]
3) Configurations: We model the inter-component connections defined by a configuration as an interface-parallel composition of component processes synchronizing on events in their connected interfaces. However, because `exec` events are structured to provide each module with its own namespace (section III-B1), modules do not by themselves have any events in common. We therefore use the CSP renaming operator to map events associated with one module to events associated with the other module. Renaming can also be used to map the interfaces inside a configuration to those provided by the configuration.

The wiring of components $A$ and $B$ to each other is modeled by the process

$$
\text{wiring}(A, B, \text{Connections}) = \\
\text{let } \\
\text{SharedIF} = \{ \text{exec.e.IFA.f.s,} \\
| (\text{IFA,}_f, \text{Fns}) \in \text{Connections,} \\
\text{e} \in \text{Exec.f} \in \text{Fns, s} \in \text{SyncType} \} \\
\text{within} \\
(A \downarrow \text{SharedIF}] \\
(B \uparrow \text{exec.e.IFB.f} \leftrightarrow \text{exec.e.IFA.f} \\
| (\text{IFA, IFB, Fns}) \in \text{Connections,} \\
\text{e} \in \text{Exec.f} \in \text{Fns}])))
$$

where `Connections` is a set of 3-tuples specifying the interfaces to be connected. The wiring process renames `exec` events for `IFb.f` to make them appear as the corresponding `IFA.f` events, and synchronizes the components $A$ and $B$ on the shared `IFA.f` events.

Multiple-wiring of interfaces results in fan-in of calls to the component that is multiply-connected, and fan-out of calls from that component. Fan-in is well-modeled by using a multiple-renaming scheme. Modeling fan-out is slightly more complex, since it is necessary to enforce serial execution of the fan-out functions. Our approach to modeling fan-out is to insert an intermediate process between the caller and the functions called in the fan-out. This approach resembles the nesC compiler’s use of intermediate functions to implement fan-out [9]. Space constraints preclude presenting the fan-out intermediate process.

C. Easing the Translation

The mapping described above provides a way to model nesC programs in CSP, but could be easier to use. To clarify the relationship between nesC programs and our CSP model, we define several auxiliary processes that overlay the basic process model with a “syntactic sugar” that more closely matches nesC syntax. For synchronous functions and calls, we define the processes

$$
call(f) = \text{FnExec}(f, \text{sync}) \\
signal(f) = \text{FnExec}(f, \text{sync})
$$

which allow us to translate the `SenseC` event

$$
\text{event void MilliTimer.fired}() \\
\{ \text{call Read.read();} \}
$$

into the process

$$
\text{event(SenseC.MilliTimer.Timer_fired,} \\
\text{call(SenseC.Read_read())}
$$

Similarly, for asynchronous functions, and calls from asynchronous contexts, we define the processes

$$
\text{async_command(f, Body) = AsyncFnDef(f, Body)} \\
\text{async_event(f, Body) = AsyncFnDef(f, Body)} \\
\text{async_call(f) = FnExec(f, async)} \\
\text{async_signal(f) = FnExec(f, async)} \\
\text{hw_async_signal(f) = FnExec(f, async)}
$$

D. Scheduling and Preemption Models

TinyOS applications are nesC programs that run in the context of TinyOS. Given a model of a nesC program `AppComponentGraph`, we model the corresponding TinyOS application as the parallel composition

$$
\text{Application(AppComponentGraph) =} \\
\text{((Configuration_MainC} \\
\text{[[[task_post, task_exec,} \\
\text{exec.begin.MainC, exec.complete.MainC]])} \\
\text{AppComponentGraph)} \\
\text{[[[start_atomic, end_atomic, task_exec, exec]]} \\
\text{AsyncPreemption})
$$

in which `Configuration_MainC` and `AppComponentGraph` synchronize on all events prefixed by `exec.begin.MainC` or `exec.complete.MainC`, and all events associated with the `task_post` and `task_exec` channels, and both processes synchronize with `AsyncPreemption` on all events associated with the channels `start_atomic`, `end_atomic`, `task_exec`, and `exec`. The process `Configuration_MainC` is an abstract model of the TinyOS MainC component. As described below, it encapsulates the boot process, and the task scheduler. The process `AsyncPreemption`, also described below, models the relationship between synchronous and asynchronous execution in TinyOS. We developed these models based on existing informal descriptions of TinyOS execution semantics [8], and examination of the TinyOS 2.1 source code.

1) MainC and the Scheduler: The TinyOS MainC component provides platform and software initialization, and is also the component in which the TinyOS scheduler resides [8]. The MainC component has two interfaces, modeled in CSP as

$$
\text{datatype BootIF = Boot_booted} \\
\text{datatype InitIF = Init_init}
$$
The tasks can be executed when the queue is not empty. The scheduler transitions to a state in which any task can be posted. Tasks are only added to the task queue if they are in the set of Postable, but are never executed. Tasks are only added to the task queue if they are in the set of Postable, but are never executed. Tasks are only added to the task queue if they are in the set of Postable, but are never executed.

Note that BootProcess does not model platform initialization, but does include software initialization. The meaning of the atomic() wrapper around software initialization will be clarified in the discussion of AsyncPreemption.

The MainC process model combines the boot process model with a model of the scheduler:

Configuration_MainC =

BootProcess
[[exec.begin.MainC.Boot_booted.sync, run_sched]]
Scheduler

The interface between BootProcess and Scheduler is used to prevent tasks from being executed during software initialization, and to prevent the boot process from signaling MainC.Boot_booted until the scheduler has completed executing any tasks posted during initialization.

The Scheduler process models the standard TinyOS FIFO scheduler. In TinyOS 2.x, posting a task to the scheduler when it is already enqueued has no effect [8]. Our model reflects this behavior.

Internally, the Scheduler model is split into several processes, each representing a different scheduler state:

Scheduler =

let

SchInit(Q, Postable) = · · ·
SchNext(⟨⟩, _ ) = · · ·
SchNext(t ∩ Q, Postable) = · · ·
SchExec(Q, Postable, t) = · · ·

within

SchInit(⟨⟩, Task)

In the initial state, tasks may be posted to the scheduler, but are never executed. Tasks are only added to the task queue if they are in the set of Postable tasks that have not yet been enqueued. The scheduler transitions to a state in which tasks can be executed when the run_sched event occurs.

SchInit(Q, Postable) =

(run_sched → SchNext(Q, Postable))
□ (task_post? : Task →
SchInit(Q ∩ ⟨t⟩, Postable \ {t}))
□ (task_post? : (Task \ Postable) →
SchNext(Q, Postable))

If the task queue is empty, then any task can be posted. In addition, the empty-queue state is the only one in which the scheduler permits the MainC.Boot_booted event to proceed, thus ensuring that tasks posted during software initialization are cleared before the boot signal is sent.

SchNext(⟨⟩, _) =

(task_post? : Task → SchNext(t, Task \ {t}))
□ (exec.begin.MainC.Boot_booted.sync →
SchNext(⟨⟩, Task))

If the task queue is not empty, the task at the head of the queue is executed. New tasks may also be posted. Note that a task becomes postable as soon as it has started executing. This allows tasks to post themselves.

SchNext(t ∩ Q, Postable) =

(task_exec.begin, t → SchNext(Q, Postable))
□ (task_post? : Task →
SchExec(Q ∩ ⟨t⟩, Postable \ {t}))
□ (task_post? : (Task \ Postable) →
SchNext(t ∩ Q, Postable))

Finally, when the scheduler is executing a task, it waits for the task to complete before returning to a state in which it is ready to execute another task.

SchExec(Q, Postable, t) =

(task_exec.complete, t → SchNext(Q, Postable))
□ (task_post? : Task →
SchExec(Q ∩ ⟨t⟩, Postable \ {t}, t))
□ (task_post? : (Task \ Postable) →
SchExec(Q, Postable, t))

2) Preemption: The AsyncPreemption process models preemption of synchronous execution. It does this by blocking the events associated with synchronous functions whenever an interrupt event occurs. We split AsyncPreemption into two execution states, which represent synchronous and asynchronous execution:

AsyncPreemption =

let

SyncExec(inAtomic) = · · ·
AsyncExec(⟨⟩, inAtomic) = · · ·
AsyncExec(Active, inAtomic) = · · ·
within

SyncExec(false)

Each execution state places constraints on the functions that the application can execute. To apply these constraints, AsyncPreemption process synchronizes with the scheduler and application models on all events associated with the task_exec and exec channels, i.e., AllActions = {task_exec, exec}. Because tasks can be posted from an asynchronous context AsyncPreemption does not place any
returns to the synchronous state. When all active interrupt handlers have completed execution, case the new interrupt is added to the set of active interrupts in an atomic block then interrupt events may occur in which execution transitions to the asynchronous state execution and execution of any function of the application is the application model to define an atomic block via the process start.

Within both execution states, the application can prevent preemption from occurring by declaring an atomic block. The transition into and out of an atomic block is communicated to the AsyncPreemption model via the events start_atomic and end_atomic. These events are used in the application model to define an atomic block via the process

\[
\text{atomic(Block) = startatomic \rightarrow Block ; endatomic \rightarrow SKIP}
\]

The synchronous execution state permits both task execution and execution of any function. If the application is not in an atomic block then interrupt events may occur, in which case the appropriate interrupt handler is invoked, and execution transitions to the asynchronous state.

\[
\text{SyncExec(inAtomic) =}
\]

- \(\Box s : \text{SyncActions} \bullet s \rightarrow \text{SyncExec(inAtomic)}\)
- \(\Box (\neg \text{inAtomic} \& \text{exec.begin?i} : \text{IntHandlers} \rightarrow \text{AsyncExec}\{\{i\}, \text{false}\})\)
- \(\Box (\text{startatomic} \rightarrow \text{SyncExec(true)})\)
- \(\Box (\text{endatomic} \rightarrow \text{SyncExec(false)})\)

The set \(\text{IntHandlers} \subseteq \text{HwActions}\) is the set of all interrupt-handling functions included in the application.

In the asynchronous execution state, AsyncPreemption is only prepared to proceed with those events that are permitted in an asynchronous context. Again, if the application is not in an atomic block then interrupt events may occur, in which case the new interrupt is added to the set of active interrupts. When all active interrupt handlers have completed, execution returns to the synchronous state.

\[
\text{AsyncExec}\{\}, \text{inAtomic} = \text{SyncExec(inAtomic)}
\]

\[
\text{AsyncExec(Active, inAtomic) =}
\]

- \(\Box a : \text{AsyncActions} \bullet a \rightarrow \text{AsyncExec(Active, inAtomic)}\)
- \(\Box (\text{exec.complete?i} : \text{Active} \rightarrow \text{AsyncExec(Active \setminus \{i\}, \text{inAtomic})})\)
- \(\Box (\neg \text{inAtomic} \& \#\text{Active} < \text{MAX}) \& \text{exec.begin?i} : (\text{IntHandlers} \setminus \text{Active}) \rightarrow \text{AsyncExec(Active} \cup \{i\}, \text{inAtomic})\)
- \(\Box (\text{startatomic} \rightarrow \text{AsyncExec(Active, true)})\)
- \(\Box (\text{endatomic} \rightarrow \text{AsyncExec(Active, false)})\)

Note that the model presented here does not support nested atomic blocks (these are typically optimized away by the nesC compiler [8]), and allows multiple interrupt-handlers to interleave their actions.

IV. EXAMPLE: RADIOSENSE APPLICATION

Now that we have both a mapping from nesC programs to CSP processes, and a model of TinyOS scheduling and preemption, we’re ready to look at an example CSP model of a TinyOS application, and how that model can be used to analyze the component interactions within the application. As our example application, we use RadioSense, a stripped-down version of the RadioSenseToLeds application distributed with TinyOS. The RadioSense application eliminates the packet reception and LED control functions found in RadioSenseToLeds, and performs only the sensing and radio transmission functions. Our analysis of the application focuses on checking that it performs these functions, and does so correctly.

A. Model

As with any modeling effort, we make some simplifying assumptions to ease model construction:

1) We assume that it is always possible to create a packet.
2) We use abstract models of the TinyOS components that are connected to the core application module. These models approximate the behavior of the actual TinyOS components, but avoid modeling complex internal implementation details or virtualization layers.

Even with these simplifying assumptions the complete model is too large to present here. We have made the full CSP model available at http://cowweb.elec.canterbury.ac.nz/cda/uploads/tos-app-exmpl.csp, and present only the top-level application model in full detail here.

Figs. 2 and 3 show the top-level configuration of the RadioSense application, and an abbreviated version of the core module. The RadioSenseC module periodically reads a sensor and transmits the sensed data, using the state variable locked to track whether the radio is in use. The CSP process models corresponding to the nesC code appear in Figs. 4 and 5. Note that MainC is not included in the configuration model, because it is already part of our TinyOS model, and that AMSenderC is wired to ActiveMessageC in an approximation of the actual TinyOS implementation.

Since our analysis of the RadioSenseC application is focused on data sensing and transmission, it is useful to understand something about how data transmission is modeled. Transmission is initiated by calling the send command on the AMSenderC component, which relays the command down to ActiveMessageC. Beneath the ActiveMessageC component is a simple radio behavior model that abstracts from the details of medium-access and message-content, and uses tx events to represent the start and end of externally observable
configuration RadioSenseAppC {} 
implementation { 
components MainC, RadioSenseC as App; 
components new DemoSensorC(); 
components ActiveMessageC; 
components new AMSenderC(); 
components new TimerMilliC(); 
App.Boot -> MainC.Boot; 
App.AMSend -> AMSenderC; 
App.RadioControl -> ActiveMessageC; 
App.MilliTimer -> TimerMilliC; 
App.Packet -> AMSenderC; 
App.Read -> DemoSensorC; 

Figure 2. RadioSenseAppC configuration

module RadioSenseC { 
uses { 
  interface Boot; 
  interface AMSend; 
  interface Timer<TMilli> as MilliTimer; 
  interface Packet; 
  interface Read<uint16_t>; 
  interface SplitControl as RadioControl; 
} 
implementation { 
  bool locked = FALSE; 
  event void Boot.booted() { call RadioControl.start(); } 
  event void RadioControl.startDone(...) { call MilliTimer.startPeriodic(250); } 
  event void RadioControl.stopDone(...) {} 
  event void MilliTimer.fired() { call Read.read(); } 
  event void Read.readDone(...) { 
    if (locked) { 
      return; 
    } else { 
      ... 
      call AMSend.send(...); 
      locked = TRUE; 
    } 
  } 
  event void AMSend.sendDone(...) { locked = FALSE; } 
} 

Figure 3. RadioSenseC module

Configuration_RadioSenseAppC = 
let 
  Components = 
    (Module_TimerC || Module_DemoSensorC) 
    || (wiring(Module_AMSenderC, 
      Configuration_ActiveMessageC, 
      (AMSenderC_AM, 
        ActiveMessageC, 
        AMSendIF))) 
within 
  wiring(Module_RadioSenseC, Components, 
    {{RadioSenseC, AMSenderC, AMSendIF}, 
     (RadioSenseC_RadioControl, 
      ActiveMessageC, SplitControlIF), 
     (RadioSenseC_MilliTimer, 
      TimerC, TimerIF), 
     (RadioSenseC_AM, AMSenderC, PacketIF), 
     (RadioSenseC_DemoSensorC, ReadIF)}) 
[exec.e.RadioSenseC.f.s ← exec.e.MainC.f.s  
  | e ∈ Exec, f ∈ BootIF, s ∈ SyncType] 

Figure 4. RadioSenseAppC CSP model

Radio transmissions. The radio has two states: idle and transmitting. If an attempt to send a new message is made while the radio is in the transmitting state, an error will occur. The radio behavior model is:

Module_RadioHW = 
let 
  Idle = 
    async_command(RadioHW.Radio_txStart, 
      tx.start → SKIP); Tx 
  Tx = 
    (async_command(RadioHW.Radio_txStart, 
      tx.err → SKIP); STOP) 
  (tx.end → hw_async_signal( 
    RadioHW.Radio_txDone); Idle) 
within 
  Idle

Upon completion of a transmission, the txDone interrupt triggers a function in the ActiveMessageP module, which in turns posts a task to the scheduler.

TxDone = 
  async_event(ActiveMessageP.Radio_txDone, 
    post(ActiveMessageP_task_sendDone)); TxDone

Execution of the task causes the sendDone event to be signaled to AMSenderC, and thence to RadioSenseC.

The sensor behavior model, like the radio model, is an abstract representation of sensor behavior. It is triggered by
read commands from RadioSenseC, and posts a task which
signals completion of the read operation:

\[
\text{task}(\text{DemoSensorC\_task\_senseResult},
  \text{signal}(\text{DemoSensorC\_Read\_readDone}))
\]

**B. Analysis**

We use FDR2 to check that the RadioSense application
will sense and transmit data, and do so without generating
errors. We express this check as an assertion that the
application model refines an abstract process which is always
ready to perform at least one of the events tx\_start, tx\_end,
or task\_post.DemoSensorC\_task\_senseResult, but will never
perform tx.err:

\[
\begin{align*}
\text{DF}(A) &= \bigcap a : A \cdot a \to \text{DF}(A) \\
E &= \{ tx\_task\_post.DemoSensorC\_task\_senseResult \}\ \\
\text{assert } \text{DF}(E \setminus \{tx.err\}) &\subseteq \text{FD} \\
\text{Application\_RadioSenseAppC} &\setminus (\Sigma \setminus E)
\end{align*}
\]

Checking the assertion with FDR2 confirms that the
application model performs the sensing and transmission
functions without error. Of course, a positive result is not all
that interesting. As an example of error detection, suppose
that a developer had decided to create a version of the
RadioSenseC module that did not use the locked variable.
Substituting a model of the alternative RadioSenseC
in place of Module\_RadioSenseC, and checking the assertion

\[
\text{assert } \text{DF}(E \setminus \{tx.err\}) &\subseteq \text{FD} \\
\text{Application\_BadRadioSenseAppC} &\setminus (\Sigma \setminus E)
\]

shows that the new module will cause an error to occur.
Examination of the counterexample trace produced by FDR2
reveals the cause of the error: the new RadioSenseC
module may try to transmit a second sensor reading before
transmission of the first has completed. The analysis has thus
detected a possible interleaving of data processing activities
with radio transmission activities that produces undesirable
application behavior, and has illuminated the rationale for
including the locked variable in RadioSenseC.

**V. RELATED WORK**

The work most closely related to ours is probably Rosa
and Cunha’s [12] effort to formalize nesC programs using
LOTOS. Similar work by Völgyesi et al. [10] proposed
the use of hierarchical interface automata to analyze nesC
component interactions. Our CSP modeling approach draws
inspiration from both efforts. It extends that earlier work by
using a dual-event model of function-calls that gives a more
accurate representation of nesC execution, and by adding
models of TinyOS scheduling and preemption to facilitate
analysis of their impact on application behavior.

Xie et al. [13] have proposed using the COSPAN model-
checker for co-verification of TinyOS applications and plat-
form hardware. Their approach to modeling TinyOS
applications in the S/R language includes a model of TinyOS
scheduling and preemption. However, their scheduler model
differs from ours in that it directly controls the execution of
each individual function-call, whereas our scheduler model
more closely resembles the actual TinyOS task scheduler,
which is responsible for coordinating task execution but does
not directly control function-call sequencing.

Kothari et al. [14] recently developed a technique for
extracting state-machines from TinyOS programs using sym-
bolic execution. The resulting state-machines provide an ab-
stracted view of the TinyOS program. In principle, symbolic
execution could also be used to check the TinyOS program
for desirable properties. However, doing so would require
extending Kothari’s method with some kind of specification
language for defining the properties, and with a mechanism
for checking those specifications during symbolic execution.
An alternative to static analysis of interaction models is runtime analysis of the component interactions themselves. To support such analysis, Archer et al. [15] recently proposed the addition of interface contract specifications to TinyOS applications. Contracts are checked at runtime, and can provide useful diagnostic information when an error is encountered. But, as with other testing techniques, interface contracts cannot provide any information about bugs that are not triggered by the testing regime.

VI. CONCLUSION

We have developed an approach for modeling TinyOS applications using the process algebra CSP. Our approach consists of a mapping from nesC to CSP, and a model of the TinyOS scheduling and preemption mechanisms.

Our approach to modeling and analyzing TinyOS applications is complementary to verification methods such as testing and runtime contract checks. Its benefits include:

- Analyses that can uncover unlikely, but undesirable, interleavings, allowing the discovery of low-probability bugs that might otherwise go undetected until the application has been widely deployed.
- Avoidance of the need to create explicit input scenarios, since model-checking involves exhaustive state-space exploration.
- Generation of counterexample traces when an error is detected, providing a clear indication of the sequence of commands and events that led to the error.
- The ability to evaluate new application designs, or proposed variations on existing designs, without going to the effort of creating a full implementation, and to carry out refinement-checking of application models against abstract models of network-level behavior.

Our modeling approach does have some limitations. It does not yet support representation of function arguments, or of parameterized interfaces. Both are a subject of future work. Nor does the model described herein support multiple simultaneous calls to the same function, although an extension that would do so appears to be relatively straightforward should it prove necessary to model that situation.

As with any application of model-checking, state-exploration is a concern. The refinement assertion in section IV-B takes ~6 seconds to check on a 2.4 GHz laptop. Checking the same refinement assertion on a model that includes the packet reception and LED features of the full RadioSenseToLeds application takes ~8 seconds, and requires the use of slightly more complicated scheduling and preemption models that provide identical behavior to those presented here, but are better tuned to the way FDR2 operates. The analysis of larger applications will inevitably require even more time, although predicting the exact amount of time is difficult since it depends on the structure of the application model. FDR2 does provide the ability to apply various state-space compression techniques [7], but we have not yet had the opportunity to evaluate their effectiveness for reducing the time required to analyze TinyOS application models. Ultimately, judicious use of abstraction is likely to be the key to successfully checking very large applications.

At present, our application models are constructed entirely by hand. We have begun work on a tool that will automate the generation of CSP models from nesC code. Our initial efforts are focused on translating just the nesC syntax, however it should also be possible to extract information from interface contracts to generate more constrained models that better reflect the intended use of components. Automated translation to CSP should make it easier to analyze existing applications for errors, which in turn would be helpful in identifying common errors that might be avoided through coding guidelines or additional compiler checks.

REFERENCES